

# $\begin{array}{c} {\rm CE\text{-}321L/CS\text{-}330L} \\ {\rm Computer\ Architecture} \end{array}$

5-Stage Pipelined Processor To Execute A Single Array Sorting Algorithm

**Group Members:** 

Sameer Kamani

Jazib Waqas

**Ahmad Hanif** 

#### **Contents:**

- 1. Introduction
- 2. Task-1 Sorting Procedure using Single-Cycle Approach
  - 2.1 Bubble Sort Algorithm Implementation
  - 2.2 Simulation of Bubble Sort Algorithm
  - 2.3 Schematic Diagram for Bubble Sort Algorithm
- 3. Updates in Single Cycle Processor
  - 3.1 ALU
  - 3.2 ALU Control
  - 3.3 Control Unit
  - 3.4 Data Memory
  - 3.5 Instruction Memory
- 4. Task-2 Implementing Pipeline Stages
  - 4.1 Instruction Fetch/Instruction Decode (IF/ID)
  - 4.2 Instruction Decode/Execution (ID/EX)
  - 4.3 Execution/Memory (EX/MEM)
  - 4.4 Memory/Write Back (MEM/WB)
  - 4.5 Write Back (WB)
  - 4.6 Simulation for Task-2
- 5. Task 3 Implementing Hazard Detection
  - 5.1 Forwarding Unit
  - 5.2 Hazard Detection Unit
  - 5.3 Simulation for Task-3
  - 5.4 Schematic
- 6. Task 4

- 7. Challenges
- 8. Task Division
- 9. Conclusion



#### 1. Introduction:

**Project Description:** Constructing a Pipelined Processor for Sorting Arrays

- This project delves into the creation of a 5-stage pipelined processor using Verilog HDL, specifically tailored to execute a sorting algorithm for arrays written in RISC-V assembly language.

#### **Our Objective:**

 The main aim of this project is to progressively enhance the processor architecture, initially by implementing a sorting algorithm in RISC-V assembly on a single-cycle processor, then transitioning to constructing a 5-stage pipelined processor capable of executing the sorting algorithm more efficiently with faster execution times. The focus is not only on achieving functional implementation but also on addressing data, control, and structural hazards typical in pipelined architectures, ensuring the effective execution of the array sorting algorithm.

#### **Project Structure:**

- Single-Cycle Implementation: The project commences with the development of a foundational single-cycle processor.
- Integration of Pipelining: Subsequently, we modify the single-cycle design to incorporate a 5-stage pipeline, optimizing it for improved execution speed.
- Comprehensive Report: Each phase of the project, in alignment with the provided rubrics, will be thoroughly documented in the report.

# 2. Task-1 Sorting Procedure using Single-Cycle Approach:

module embeds the bubble sort algorithm directly into the instruction memory of a digital circuit.

```
module Instruction_Memory
(
    input [63:0] Inst_Address,
    output reg [31:0] Instruction
);
    reg [7:0] inst_mem[160:0];
// reg [7:0] inst_mem[15:0];
    initial
    begin
    {inst_mem[3], inst_mem[2], inst_mem[1], inst_mem[0]} = 32'h00000913;//1
    {inst_mem[7], inst_mem[6], inst_mem[5], inst_mem[4]} = 32'h00500993;//2
    {inst_mem[11], inst_mem[10], inst_mem[9], inst_mem[8]} = 32'h00000413;//3
```

{inst mem[15], inst mem[14], inst mem[13], inst mem[12]} = 32'h00050513;//4 {inst mem[19], inst mem[18], inst mem[17], inst mem[16]} = 32'h00500113;//5 {inst mem[23], inst mem[22], inst mem[21], inst mem[20]} = 32'h00200193;//6 {inst mem[27], inst mem[26], inst mem[25], inst mem[24]} = 32'h00100213;//7 {inst\_mem[31], inst\_mem[30], inst\_mem[29], inst\_mem[28]} = 32'h00700593;//8 {inst mem[35], inst mem[34], inst mem[33], inst mem[32]} = 32'h00400613;//9 {inst mem[39], inst mem[38], inst mem[37], inst mem[36]} = 32'h07340663;//10 {inst mem[43], inst mem[42], inst mem[41], inst mem[40]} = 32'h00000493;//11 {inst mem[47], inst mem[46], inst mem[45], inst mem[44]} = 32'h00000513;//12 {inst mem[51], inst mem[50], inst mem[49], inst mem[48]} = 32'hfff98313;//13 {inst mem[55], inst mem[54], inst mem[53], inst mem[52]} = 32'h40830333;//14{inst mem[59], inst mem[58], inst mem[57], inst mem[56]} = 32'h04648663;//15 {inst mem[63], inst mem[62], inst mem[61], inst mem[60]} = 32'h00349393;//16 {inst mem[67], inst mem[66], inst mem[65], inst mem[64]} = 32'h012383b3;//17 {inst mem[71], inst mem[70], inst mem[69], inst mem[68]} = 32'h0003b283;//18 {inst\_mem[75], inst\_mem[74], inst\_mem[73], inst\_mem[72]} = 32'h00148e93;//19 {inst mem[79], inst mem[78], inst mem[77], inst mem[76]} = 32'h003e9e13;//20{inst mem[83], inst mem[82], inst mem[81], inst mem[80]} = 32'h012e0e33;//21 {inst mem[87], inst mem[86], inst mem[85], inst mem[84]} = 32'h000e3f03;//22 {inst mem[91], inst mem[90], inst mem[89], inst mem[88]} = 32'h005f4663;//23  $\{inst\ mem[95], inst\ mem[94], inst\ mem[93], inst\ mem[92]\} = 32'h00148493;//24$ {inst mem[99], inst mem[98], inst mem[97], inst mem[96]} = 32'hfc000ce3;//25

```
{inst mem[103], inst mem[102], inst mem[101], inst mem[100]} =
32'h00028f93;//26
   {inst mem[107], inst mem[106], inst mem[105], inst mem[104]} =
32'h000f0293;//27
  {inst_mem[111], inst_mem[110], inst_mem[109], inst_mem[108]} =
32'h0053b023;//28
  {inst mem[115], inst mem[114], inst mem[113], inst mem[112]} =
32'h000f8f13;//29
  {inst_mem[119], inst_mem[118], inst_mem[117], inst_mem[116]} =
32'h01ee3023;//31
  {inst mem[123], inst mem[122], inst mem[121], inst mem[120]} =
32'h00100513;//32
   {inst mem[127], inst mem[126], inst mem[125], inst mem[124]} =
32'h00148493;//33
  {inst mem[131], inst mem[130], inst mem[129], inst mem[128]} =
32'hfa000ce3;//34
   {inst mem[135], inst mem[134], inst mem[133], inst mem[132]} =
32'h00140413;//35
  {inst_mem[139], inst_mem[138], inst_mem[137], inst_mem[136]} =
32'h00050463;//36
   {inst mem[143], inst mem[142], inst mem[141], inst mem[140]} =
32'hf8000ce3;//37
  end
   always @(Inst_Address)
   begin
```

Instruction={inst\_mem[Inst\_Address+3],inst\_mem[Inst\_Address+2],inst\_mem[Inst\_A
ddress+1],inst\_mem[Inst\_Address]};

end

Endmodule

#### **Explanation:**

The provided Verilog module, "Instruction\_Memory," represents a memory module responsible for storing instructions for a processor. It contains an array named "inst\_mem," which is initialized with instructions at specific memory addresses in the initial block. Each instruction is represented as a 32-bit value. The module includes an "always" block that continuously monitors the instruction address input, retrieving the corresponding instruction from memory and outputting it. This module is crucial for feeding instructions to the processor during its operation, facilitating the execution of tasks specified by the instructions. In this specific implementation, it seems to be preloaded with instructions related to a bubble sort algorithm, as indicated by the commented instructions.

# 2.2 Simulation for Task-1:

**Initial picture:** 

| Name                  | Value | 0 ps | 5 ps | 10 ps | 15 ps | 20 ps | 25 p |
|-----------------------|-------|------|------|-------|-------|-------|------|
| <sup>™</sup> Branch   | 0     |      |      |       |       |       |      |
| MemRead               | 0     |      |      |       |       |       |      |
| MemWrite              | 0     |      |      |       |       |       |      |
| MemtoReg              | 0     |      |      |       |       |       |      |
| <b>ALUSrc</b>         | 1     |      |      |       |       |       |      |
| RegWrite              | 1     |      |      |       |       |       |      |
| addermuxselect        | 1     |      |      |       |       |       |      |
| <b>™</b> index0[63:0] | 60    |      |      |       | 60    |       |      |
| <b>™</b> index1[63:0] | 5     |      |      |       | 5     |       |      |
| ₩ index2[63:0]        | 13    |      |      |       | 13    |       |      |
| ₩ index3[63:0]        | 17    |      |      |       | 17    |       |      |
| <b>™</b> index4[63:0] | 10    |      |      |       | 10    |       |      |

#### **Final Picture:**



# 3. Changes Implemented:

#### 3.1 - ALU:

```
module alu 64 (
                     // Input operands
 input [63:0] a, b,
 input [3:0] ALUop,
                      // ALU operation code
output reg [63:0] Result, // Output result
                   // Output indicating zero result
output Zero
);
 always @* begin
  // Perform ALU operation based on the ALUop
  case (ALUop)
   4'b0000: Result = a & b;
                                // AND if aluop is 00
   4'b0001: Result = a | b;
                               // OR if aluop 1 result is ored
   4'b0010: Result = a + b;
                                // Addition
   4'b0110: Result = a - b;
                               // Subtraction
   4'b1100: Result = ^{(a \mid b)}; // Bitwise NOR
   4'b0100: Result = (a < b)? 0:1; // Lesser than comparison
   default: Result = 0;
                             // Default case for unsupported ALUop values
  endcase
 end
 assign Zero = (Result == 0); // Check if Result is equal to zero
Endmodule
```

#### **Explanation:**

In our hardware configuration, we've devised a method to manage branch instructions without requiring additional hardware. When comparing two values, if the first value is smaller than the second, we set the Result to '0'. This process mirrors the functionality of the "beq" instruction, where the Zero flag becomes '0' if the Result is 0.

To incorporate this functionality into our hardware, we utilize a multiplexer (mux) with a selection line labeled Branch & Zero. If the Branch control signal is 0, we unconditionally update the Program Counter (PC) to PC + 4. However, if the Zero output from the Arithmetic

Logic Unit (ALU) is high, indicating a condition such as "b" or "a b = 0", the branch target takes the place of the PC, effectively executing the branch operation.

#### 3.2 - ALU Control:

```
module ALU_Control
  input [1:0] ALUOp,
  input [3:0] Funct,// takes aluop and funct as inputs
  output reg [3:0] operation
);// depending on aluop and funct assigns value to output operation
always @(*)
  begin
   case(ALUOp)
  2'b00: //if funct=100 then operation 2
   begin
   operation = 4'b0010;
   end
  2'b01:
           // aluop=1 and func=0 then subtract branch type instructions
     begin
      case(Funct[2:0])
        3'b000:
                         // beq
         begin
       operation__ = 4'b0110; // subtract
       end
      3'b100:
                      // if funct=100 then blt
         begin
        operation = 4'b0100; // less than operation
       end
      endcase
     end
    2'b10:
      begin
      case(Funct)
      4'b0000:
        begin
```

```
operation__ = 4'b0010;
        end
      4'b1000:
        begin
        operation = 4'b0110;
        end
      4'b0111:
        begin
        operation__ = 4'b0000;
        end
      4'b0110:
        begin
        operation = 4'b0001;
        end
      endcase
      end
  endcase
end
endmodule
```

# **Explanation:**

The ALU Control module has been enhanced to include two inputs: the Func Field and a 2-bit ALUOp control field. This upgrade allows the module to generate a 4-bit ALU Control input dynamically, specifying the operation to be performed by the ALU. The Func Field, obtained from a combination of bits from the funct7 and funct3 fields, offers additional precision in selecting operations.

When ALUOp is configured as "00," indicating load and store instructions, the ALU performs addition. However, for ALUOp values of "10" or "01," the operation varies depending on the encoding in the funct7 and funct3 fields.

An important exception occurs when ALUOp is designated as "01," indicating a branch-type instruction. In such cases, the ALU Control unit employs a special case structure to manage the unique operation associated with branch instructions.

In summary, the upgraded ALU Control unit dynamically determines the ALU operation based on the combined values of Func and ALUOp, accommodating various instruction types such as load, store, branch, and others.

#### 3.3 - Control Unit:

```
module Control_Unit
  input [6:0] Opcode,
  output reg [1:0] ALUOp,
  output reg Branch, MemRead, MemtoReg, MemWrite, ALUSrc, Regwrite
);
always @(*)
begin
  case (Opcode)
  7'b0110011: // R-type (add/sub)
    begin
      ALUSrc = 1'b0;// no imm
      MemtoReg = 1'b0;// no use of mem
      Regwrite = 1'b1;// has to wb in reg
      MemRead = 1'b0;// ni mem use
      MemWrite = 1'b0;
      Branch = 1'b0;// no branch
      ALUOp = 2'b10;
    end
  7'b0000011: // I-type (Id)
    begin
      ALUSrc = 1'b1;
      MemtoReg = 1'b1;// takes mem value and loads it to ref
      Regwrite = 1'b1;// wb in reg
      MemRead = 1'b1;// need to read mem
      MemWrite = 1'b0;// no need to write mem
      Branch = 1'b0;// no branch
      ALUOp = 2'b00;
```

```
end
  7'b0100011: // S-type(sd)
      ALUSrc = 1'b1;//imm
      MemtoReg = 1'bx;
      Regwrite = 1'b0;// reads reg and stores its value in mem
      MemRead = 1'b0;// no mem read
      MemWrite = 1'b1;// to write value in mem
      Branch = 1'b0;// no branch
      ALUOp = 2'b00;
    end
  7'b0010011: // I-type (addi)
    begin
      ALUSrc = 1'b1;
      MemtoReg = 1'b0;// no need
      Regwrite = 1'b1;//wb in rd
      MemRead = 1'b1;
      MemWrite = 1'b0;
      Branch = 1'b0;// no branch
      ALUOp = 2'b00;
    end
  7'b1100011: // SB-type (beq/bne/bge)
    begin
      ALUSrc = 1'b0;
      MemtoReg = 1'bx;
      Regwrite = 1'b0;
      MemRead = 1'b0;
      MemWrite = 1'b0;
      Branch = 1'b1;// only branch
      ALUOp = 2'b01;
    end
  default: begin
      ALUSrc = 1'b0;
      MemtoReg = 1'b0;
      Regwrite = 1'b0;
      MemRead = 1'b0;
      MemWrite = 1'b0;
      Branch = 1'b0;
      ALUOp = 2'b00;
  end
  endcase
end
```

endmodule

# **Explanation:**

The control unit receives OpCode signals ranging from bit 6 to bit 0, which are essential for setting seven distinct control signals. It's noteworthy that both the "beq" (branch if equal) and "blt" (branch if less than) instructions utilize the same OpCode. As a result, these instructions activate identical control signals. The similarity between them lies in their function: both instructions enable a jump to a specified memory address without any associated data read or write operations.

#### 3.4 – Data Memory:

```
module Data Memory (
  input clk, MemWrite, MemRead,
  input [63:0] memoryaddress, writedata,
  output reg [63:0] Read Data,
  output [63:0] element1, element2, element3, element4, element5
);
  reg [7:0] dm [63:0];
  // Initialize dm
   integer i;
  initial
  begin
    for (i = 0; i < 64; i = i + 1) begin
      dm[i] = 0;//initialising dm[i]=0
    end
    dm[0] = 8'd60;//putting elements in dm 5,10,13,17,60
    dm[8] = 8'd5;
    dm[16] = 8'd13;
    dm[24] = 8'd17;
    dm[32] = 8'd10;
  end
  // Assign element outputs
  assign element1 = \{dm[7], dm[6], dm[5], dm[4], dm[3], dm[2], dm[1], dm[0]\};
  assign element2 = {dm[15], dm[14], dm[13], dm[12], dm[11], dm[10], dm[9],
dm[8]};
```

```
assign element3 = \{dm[23], dm[22], dm[21], dm[20], dm[19], dm[18], dm[17],
dm[16]};
  assign element4 = \{dm[31], dm[30], dm[29], dm[28], dm[27], dm[26], dm[25],
dm[24]};
  assign element5 = {dm[39], dm[38], dm[37], dm[36], dm[35], dm[34], dm[33],
dm[32]};
 // Write operation
  always @(posedge clk) begin
    if (MemWrite) begin // when memwrite is high it writes data in the memory 8
bits in one index of the memory
      dm[memoryaddress] = writedata [7:0];
      dm[memoryaddress + 1] = writedata [15:8];
      dm[memoryaddress + 2] = writedata [23:16];
      dm[memoryaddress + 3] = writedata [31:24];
      dm[memoryaddress + 4] = writedata [39:32];
      dm[memoryaddress + 5] = writedata [47:40];
      dm[memoryaddress + 6] = writedata [55:48];
      dm[memoryaddress + 7] = writedata [63:56];
    end
  end
 // Read operation
  always @* begin
    if (MemRead) begin
      Read_Data = {dm[memoryaddress + 7], dm[memoryaddress + 6],
dm[memoryaddress + 5], dm[memoryaddress + 4], dm[memoryaddress + 3],
dm[memoryaddress + 2], dm[memoryaddress + 1], dm[memoryaddress]};
    end
  end
Endmodule
```

# **Explanation:**

This Verilog code represents a data memory module designed to store and retrieve 8-bit data elements. The memory is implemented using an array of registers named "dm," with each register capable of storing 8 bits of data. Upon initialization, the module fills the memory array with predefined values, setting elements 0, 8, 16, 24, and 32 to the values, 60 5 13 17 and 10 respectively.

The module features two main operations: write and read. The write operation is triggered by the MemWrite signal and occurs on the rising edge of the clock signal. When MemWrite is asserted, the module writes the incoming data, "writedata\_," into the memory array at the specified memory address. The data is split into 8-bit segments and stored consecutively in memory locations starting from the specified address.

On the other hand, the read operation is initiated by the MemRead signal. When MemRead is active, the module retrieves data from the memory array based on the provided memory address. The retrieved data is then concatenated to form a 64-bit output, "Read\_Data," representing the 8-bit elements stored in memory starting from the specified address.

Overall, this module provides basic functionality for storing and accessing data in a simple memory structure.

#### 3.5 – Instruction memory:

Given in task 1

#### 4. Task-2 Pipeline Stages:

In processor design, moving from a single-cycle method to pipelining addresses the challenge of idle periods during instruction execution. Pipelining enhances processing efficiency by allowing multiple instructions to be processed simultaneously. Our RISC-V processor framework incorporates a five-stage pipeline, dividing instruction execution into distinct phases to improve overall efficiency and throughput.

- IF (Instruction Fetch): Fetches the instruction.
- ID (Instruction Decode): Decodes the instruction.
- EX (Execution or Address Calculation): Executes the instruction or calculates addresses.
- MEM (Data Memory Access): Accesses data memory.
- WB (Write Back): Writes back the result.

# To enable pipelining, four fresh registers are added:

- IF/ID register: Holds the fetched instruction for ID stage use.
- ID/EX register: Contains the decoded instruction for EX stage.
- EX/MEM register: Stores the execution stage result.
- MEM/WB register: Holds the memory access stage result.

#### **Noteworthy Detail:**

Pipeline registers play a crucial role in our processor's design, enabling the simultaneous handling of multiple instructions while monitoring their progress through distinct stages. These registers significantly boost processor performance by facilitating parallel instruction processing. Alongside these registers, we incorporate a control line and a forwarding unit, enhancing the pipeline's functionality. These components ensure smooth transmission of control signals between pipeline stages, synchronized with clock pulses. As clock cycles progress, these registers either forward stored data for further processing or clear contents at each positive clock edge. Despite the pipeline's continuous forward movement, practical considerations, such as choosing between the incremented program counter (PC) and the branch address from the MEM stage, arise. Adapting the single-cycle processor to incorporate pipelining involves detailing each pipeline stage individually, emphasizing their respective roles and importance. This meticulous approach optimizes processor efficiency by enabling concurrent execution of multiple instructions.

4.1 - IF/ID Stage: Fetches and decodes instructions.

IF/ID register: Holds the fetched instruction for ID stage processing.

```
module IF ID(
  input clk, IFID_Write, Flush,
  input [63:0] PC addr,
  input [31:0] Instruc,
  output reg [63:0] PC store,
  output reg [31:0] Instr store
);
always @(posedge clk) begin
  // Check if Flush signal is active
  if (Flush) begin
    // Flush active: Reset stored values
    PC store <= 0;
    Instr store <= 0;
  end else if (!IFID_Write) begin
    // IFID Write inactive: Preserve stored values
    PC store <= PC store;
    Instr store <= Instr store;</pre>
  end else begin
    // Store new values in IF/ID pipeline registers
    PC store <= PC addr;
    Instr_store <= Instruc;</pre>
  end
end
endmodule
```

# **Explaination:**

This Verilog module represents the IF/ID pipeline register in a processor design. It takes inputs including the clock signal (`clk`), a control signal to enable writing to the register (`IFID\_Write`), and a signal to flush/reset the register (`Flush`). Additionally, it receives the program counter address (`PC\_addr`) and the instruction (`Instruc`) as inputs.

Within the `always` block triggered by the positive edge of the clock, the module first checks if the `Flush` signal is active. If so, indicating a flush operation, it resets the stored program counter (`PC\_store`) and instruction (`Instr\_store`) to zero.

Next, if the `IFID\_Write` signal is inactive, indicating that there's no new instruction to be written, it maintains the current values of `PC\_store` and `Instr\_store`.

Finally, if neither flush nor write inhibit conditions are met, it updates the `PC\_store` with the new program counter address (`PC\_addr`) and `Instr\_store` with the new instruction (`Instruc`).

In essence, this module controls the storage of instruction and program counter values in the IF/ID pipeline register, considering conditions for flush, write enable, and clock edges.

#### 4.2 - ID/EX stage: Interpretation and Execution:

ID/EX register: Holds the interpreted instruction for execution in the EX stage.

```
module ID EX(
  input
           clk,
                              // Clock signal
                               // Flush control signal
  input
           Flush,
  input [63:0] program_counter_addr, // Program counter address input
  input [63:0] read data1,
                                  // Data 1 input
  input [63:0] read_data2,
                                  // Data 2 input
  input [63:0] immediate value,
                                     // Immediate value input
  input [3:0] function_code,
                                   // Function code input
  input [4:0] destination reg,
                                   // Destination register input
  input [4:0] source reg1,
                                   // Source register 1 input
  input [4:0] source reg2,
                                  // Source register 2 input
```

```
input
           MemtoReg,
                                   // Memory-to-register control signal
  input
           RegWrite,
                                  // Register write control signal
  input
           Branch,
                                 // Branch control signal
           MemWrite,
                                    // Memory write control signal
  input
  input
           MemRead,
                                    // Memory read control signal
                                 // ALU source control signal
  input
           ALUSrc,
  input [1:0] ALU op,
                                // ALU operation control signal
  output reg [63:0] program counter addr out, // Output: Stored program
counter address
  output reg [63:0] read data1 out,
                                           // Output: Stored Data 1
  output reg [63:0] read_data2_out,
                                           // Output: Stored Data 2
  output reg [63:0] immediate value out,
                                              // Output: Stored Immediate value
  output reg [3:0] function_code_out,
                                            // Output: Stored Function code
  output reg [4:0] destination reg out,
                                            // Output: Stored Destination register
  output reg [4:0] source reg1 out,
                                              // Output: Stored Source register 1
  output reg [4:0] source_reg2_out,
                                              // Output: Stored Source register 2
                                             // Output: Stored Memory-to-register
  output reg
                MemtoReg out,
control
  output reg
                RegWrite_out,
                                             // Output: Stored Register write
control
  output reg Branch out,
                                         // Output: Stored Branch control
  output reg MemWrite out,
                                            // Output: Stored Memory write control
  output reg MemRead out,
                                         // Output: Stored Memory read control
  output reg ALUSrc out,
                                         // Output: Stored ALU source control
                                         // Output: Stored ALU operation control
  output reg [1:0] ALU_op_out
);
always @(posedge clk) begin
  if (Flush)
  begin
  // Reset all output registers to 0
  program counter addr out = 0;
  read_data1_out = 0;
  read data2 out = 0;
  immediate_value_out = 0;
  function_code_out = 0;
  destination_reg_out = 0;
  source reg1 out = 0;
  source_reg2_out = 0;
  MemtoReg out = 0;
```

```
RegWrite out = 0;
  Branch out = 0;
  MemWrite out = 0;
  MemRead out = 0;
  ALUSrc out = 0;
  ALU op out = 0;
  end
  else
  begin
    // Pass input values to output registers
  program counter addr out = program counter addr;
  read data1 out = read data1;
  read data2 out = read data2;
  immediate value out = immediate value;
  function code out = function code;
  destination reg out = destination reg;
  source reg1 out = source reg1;
  source reg2 out = source reg2;
  RegWrite out = RegWrite;
  MemtoReg_out = MemtoReg;
  Branch out = Branch;
  MemWrite out = MemWrite;
  MemRead out = MemRead;
  ALUSrc_out = ALUSrc;
  ALU_op_out = ALU_op;
  end
end
```

Endmodule

#### **Explaination:**

This Verilog module, named `ID\_EX`, serves as the Instruction Decode/Execution (ID/EX) stage in a pipelined processor. It takes various control signals and instruction-related inputs and stores them in registers for subsequent pipeline stages.

The inputs include clock signals (`clk`), a flush control signal (`Flush`), program counter address (`program\_counter\_addr`), two data inputs (`read\_data1` and `read\_data2`), an immediate value input (`immediate\_value`), function code (`function\_code`), destination register (`destination\_reg`), and source registers (`source\_reg1` and `source\_reg2`). Additionally, it receives control signals such as `MemtoReg`, `RegWrite`, `Branch`, `MemWrite`, `MemRead`, `ALUSrc`, and `ALU\_op`.

Within the 'always' block triggered by the positive edge of the clock signal, the module checks if the flush signal is active. If so, it resets all output registers to zero. Otherwise, it passes the input values to the output registers. This process ensures that the pipeline stage maintains the correct state during flushing and regular operation, effectively passing control signals and instruction data down the pipeline.

#### 4.3 - Execution/Memory (EX/MEM) Stage:

EX/MEM stage manages the transfer of data and control signals between the execution and memory stages in the pipeline.

```
module EX MEM(
                      // Clock signal
  input clk,
                        // Flush control signal
  input Flush,
  input RegWrite,
                          // Control signal for enabling register write
  input MemtoReg,
                            // Control signal for selecting memory or ALU result for
register write
  input Branch,
                        // Control signal for branch instruction
  input Zero,
                       // Control signal indicating the ALU result is zero
                            // Control signal for memory write
  input MemWrite,
                            // Control signal for memory read
  input MemRead,
  input is greater,
                          // Control signal indicating the comparison result of the
ALU operation
  input [63:0] immvalue added pc, // Immediate value added to the program
counter
  input [63:0] ALU result,
                             // Result of the ALU operation
  input [63:0] WriteData,
                             // Data to be written to memory or register file
  input [3:0] function code, // Function code for ALU operation
  input [4:0] destination reg, // Destination register for register write
  output reg RegWrite out,
                               // Output signal for enabling register write
  output reg MemtoReg out,
                                 // Output signal for selecting memory or ALU result
for register write
  output reg Branch out,
                              // Output signal for branch instruction
                            // Output signal indicating the ALU result is zero
  output reg Zero_out,
  output reg MemWrite out,
                                // Output signal for memory write
  output reg MemRead out,
                                // Output signal for memory read
                              // Output signal indicating the comparison result of
  output reg is greater out,
the ALU operation
```

```
output reg [63:0] immvalue added pc out, // Output signal for immediate value
added to the program counter
  output reg [63:0] ALU_result_out,
                                     // Output signal for the ALU result
  output reg [63:0] WriteData out,
                                    // Output signal for data to be written to
memory or register file
  output reg [3:0] function code out, // Output signal for function code for ALU
operation
  output reg [4:0] destination_reg_out // Output signal for destination register for
register write
);
  // Assign output values based on control signals
  always @(posedge clk) begin
    if (Flush) begin
      // Reset output values when flush signal is active
      RegWrite out = 0;
      MemtoReg_out = 0;
      Branch out = 0;
      Zero_out = 0;
      is_greater_out = 0;
      MemWrite out = 0;
      MemRead out = 0;
      immvalue added pc out = 0;
      ALU result out = 0;
      WriteData out = 0;
      function_code_out = 0;
      destination reg out = 0;
    end
    else begin
      // Assign output values based on input signals
      RegWrite out = RegWrite;
      MemtoReg out = MemtoReg;
      Branch out = Branch;
      Zero out = Zero;
      is greater out = is greater;
      MemWrite out = MemWrite;
      MemRead_out = MemRead;
      immvalue added pc out = immvalue added pc;
      ALU_result_out = ALU_result;
      WriteData out = WriteData;
      function code out = function code;
      destination reg out = destination reg;
```

April 22, 2024

end

end

Endmodule

**Explaination:** 

The `EX\_MEM` module manages data and control signals between the execution and memory stages in a processor pipeline. It takes various input signals representing the current state of the processor and produces corresponding output signals to control the behavior of subsequent stages. These signals include control signals for register write (`RegWrite`), memory-to-register selection (`MemtoReg`), branch instructions (`Branch`), zero flag (`Zero`), memory write (`MemWrite`), memory read (`MemRead`), comparison result (`is\_greater`), immediate value added to the program counter (`immvalue\_added\_pc`), ALU result (`ALU\_result`), data to be written (`WriteData`), function code (`function\_code`), and destination register (`destination\_reg`).

The `EX\_MEM` module assigns output values based on the input signals and a clock signal. When the `Flush` signal is active, indicating a flush operation in the pipeline, all output values are reset to zero. Otherwise, the output values are updated based on the current input signals. This process ensures proper coordination between pipeline stages and maintains data integrity throughout instruction execution.

4.4 - Memory/Write Back (MEM/WB) Stage:

**MEM/WB register**: Holds the outcome obtained from the memory access phase.

24

```
module MEM WB(
  input clk,
                       // Clock signal
  input RegWrite,
                          // Control signal for enabling register write
                            // Control signal for selecting memory or ALU result for
  input MemtoReg,
register write
  input [63:0] ReadData, // Data read from memory or register file
  input [63:0] ALU result,
                             // Result of the ALU operation
  input [4:0] destination reg, // Destination register for register write
                               // Output signal for enabling register write
  output reg RegWrite out,
  output reg MemtoReg out,
                                 // Output signal for selecting memory or ALU
result for register write
  output reg [63:0] ReadData out, // Output signal for data read from memory or
register file
  output reg [63:0] ALU_result_out, // Output signal for the ALU result
  output reg [4:0] destination_reg_out // Output signal for destination register for
register write
);
  // Assign output values based on input signals
  always @(posedge clk) begin
    RegWrite_out = RegWrite;
    MemtoReg out = MemtoReg;
    ReadData out = ReadData;
    ALU result out = ALU result;
    destination_reg_out = destination_reg;
  end
```

Endmodule

#### **Explaination:**

This Verilog module, named MEM\_WB, handles data flow and control signals related to the Memory Access/Write Back stage in a processor pipeline. It takes input signals such as the clock signal (clk), control signals for enabling register write (RegWrite) and selecting memory or ALU result for register write (MemtoReg), along with data read from memory or the

register file (ReadData), the result of the ALU operation (ALU\_result), and the destination register for register write (destination\_reg).

The module outputs corresponding signals, assigning them based on the input values. The output signals include RegWrite\_out for enabling register write, MemtoReg\_out for selecting memory or ALU result for register write, ReadData\_out for the data read from memory or the register file, ALU\_result\_out for the ALU result, and destination\_reg\_out for the destination register for register write.

This assignment of output values is done within an always block triggered by the positive edge of the clock signal (posedge clk). Within this block, the output signals are assigned values corresponding to their respective input signals.

#### 4.5 - Simulation for Task-2:

#### Initial:



#### Final:



#### 5. Task-3 Hazard Detection

- add x7, x8, x9
- add x11, x7, x10
- add x12, x11, x13

#### **Explanation:**

The sequence of instructions highlights a dependency between the first (add x7, x8, x9) and second (add x11, x7, x10) instructions. Without forwarding, a data hazard would arise due to the need for accessing the result stored in register x7 after the completion of the first instruction's write-back stage.

With the inclusion of a forwarding unit, the processor gains the ability to directly transfer the result from the execution stage of the first instruction to the decoding stage of the second one. This enables the second instruction to utilize the computed value of x7 without waiting for it to be written back to the register file.

In the RISC-V architecture, the forwarding unit serves as a critical component in mitigating data hazards, ensuring seamless progression of dependent instructions through the

pipeline. By minimizing stalls and facilitating uninterrupted instruction execution, this mechanism optimizes processor performance.

#### 5.1 – Forwarding Unit:

```
module Forwarding Unit
 input [4:0] EXMEM rd, MEMWB rd,
 input [4:0] IDEX_rs1, IDEX_rs2,
  input EXMEM RegWrite, EXMEM MemtoReg,
  input MEMWB RegWrite,
 output reg [1:0] fwd A, fwd B
);
always @(*) begin
 // Forwarding logic for operand A
 if (EXMEM rd == IDEX rs1 && EXMEM RegWrite && EXMEM rd != 0) begin
    fwd A = 2'b10; // Forward value from the EX/MEM pipeline stage
 end else if ((MEMWB_rd == IDEX_rs1) && MEMWB_RegWrite && (MEMWB_rd !=
0) &&
       !(EXMEM RegWrite && (EXMEM rd != 0) && (EXMEM rd == IDEX rs1))
begin
    fwd A = 2'b01; // Forward value from the MEM/WB pipeline stage
 end else begin
    fwd A = 2'b00; // No forwarding for operand A
  end
 // Forwarding logic for operand B
 if ((EXMEM rd == IDEX rs2) && EXMEM RegWrite && EXMEM rd != 0) begin
    fwd B = 2'b10; // Forward value from the EX/MEM pipeline stage
  end else if ((MEMWB rd == IDEX rs2) && (MEMWB RegWrite == 1) &&
(MEMWB rd != 0) &&
       !(EXMEM RegWrite && (EXMEM rd != 0) && (EXMEM rd == IDEX rs2)))
begin
    fwd_B = 2'b01; // Forward value from the MEM/WB pipeline stage
  end else begin
    fwd B = 2'b00; // No forwarding for operand B
```

April 22, 2024

end end

endmodule

#### **Explaination:**

The system addresses three distinct scenarios regarding data forwarding. Firstly, in the "EX Hazard" scenario, where the previous instruction's output is needed by the ALU, a multiplexer selects the value from the register in the EX/MEM stage if the prior instruction intended to write to the register file and if the write register number matches the read register number of ALU inputs A or B.

Secondly, during data hazard situations, there are instances where the result is required directly from the Memory (MEM) stage, especially when the result may be stored multiple times in a single register. To ensure the retrieval of the most recent result, it is directly obtained from the MEM stage.

Lastly, forwarding logic for both ALU inputs A and B follows predefined conditions, specifying when and how data should be forwarded to optimize ALU operations.

#### **Module Mux3x1:**

```
module mux3x1(
input [63:0] a, b, c,
input [1:0] sel,
output reg [63:0] data_out
);
```

```
always @(*) begin
  if (sel == 2'b00) begin  // If sel is 00, select input A
      data_out = a;
  end
  else if (sel == 2'b01) begin  // If sel is 01, select input B
      data_out = b;
  end
  else if (sel == 2'b10) begin  // If sel is 10, select input C
      data_out = c;
  end
  else begin  // For all other cases, output X (undefined)
      data_out = 2'bX;
  end
end
Endmodule
```

# With the forwarding mechanism in place, let's examine how hazards are resolved for the provided instructions:

- add x7, x8, x9
- add x11, x7, x10
- add x12, x11, x13

#### With forwarding enabled:

As the first instruction (add x7, x8, x9) executes, the processor calculates the result (x7). Concurrently, the forwarding unit transmits this result to the instruction decoding stage of the second instruction (add x11, x7, x10). Consequently, the second instruction promptly accesses the forwarded value of x7, bypassing the need to wait for it to be written back to the register file. This forwarding mechanism ensures that the dependent instruction (add x11, x7, x10) retrieves the necessary operand (x7) as soon as it's available in the pipeline. Subsequently, the processor seamlessly executes instructions without introducing stalls, thereby optimizing throughput and performance.

#### 5.2 - Hazard Detection Unit:

In pipelined processors, the hazard detection unit plays a crucial role by identifying and mitigating issues caused by instruction dependencies. Its main goal is to prevent pipeline stalls and resolve data hazards. By effectively managing these challenges, the hazard detection unit significantly enhances processor efficiency. In our processor architecture, we employ a specific approach to implement and utilize this unit efficiently.

```
module Hazard Detection
  input [4:0] current rd, previous rs1, previous rs2,
  input current MemRead,
  output reg mux out,
  output reg enable Write, enable PCWrite
);
always @(*) begin
  // Hazard detection logic
  if (current MemRead && (current rd == previous rs1 || current rd ==
previous rs2)) begin
    // Hazard detected: Set control signals accordingly
                       // Disable the multiplexer output
    mux out = 0;
    enable Write = 0; // Disable write to the next pipeline stage
    enable PCWrite = 0; // Disable PC write
  end else begin
    // No hazard detected: Set control signals accordingly
                  // Enable the multiplexer output
    mux out = 1;
    enable Write = 1; // Enable write to the next pipeline stage
    enable PCWrite = 1; // Enable PC write
  end
end
endmodule
```

#### **Explanation:**

The hazard detection unit examines input signals such as "current\_rd," "previous\_rs1," 
"previous\_rs2," and "current\_MemRead" to produce three critical output signals: 
"mux\_out," "enable\_Write," and "enable\_PCWrite."

### Here's a simplified explanation of its operation:

The unit checks if the destination register of the current instruction ("current\_rd") matches any source register of the previous instruction ("previous\_rs1" or "previous\_rs2"). It also considers whether the current instruction involves a memory read operation ("current\_MemRead"). If both conditions suggest a potential hazard, the unit configures the output signals accordingly. The "mux\_out" signal controls the multiplexer output, potentially favoring the result from the MEM/WB pipeline stage. Moreover, "enable\_Write" and "enable\_PCWrite" are set to 0, indicating that the current instruction should not update the register file and the program counter.

In hazard-free scenarios, the unit sets the output signals to 1, allowing the smooth progression of the current instruction. The "mux\_out" signal is adjusted to prioritize the result from the EX/MEM pipeline stage. Additionally, both "enable\_Write" and "enable\_PCWrite" are enabled (set to 1), indicating that the current instruction is authorized to update the register file and the program counter.

#### module mux2x1:

```
input [63:0] a,b,
input sel ,
```

```
output [63:0] data_out
);
```

assign data\_out = sel ? a : b; //select b or a based on the sel bit endmodule

#### **Explanation:**

The 2x1 multiplexer module dynamically selects between two sets of input signals based on the value of the "sel" input. Output signals such as branch\_eq\_hazard, MemRead\_hazard, MemtoReg\_hazard, MemWrite\_hazard, ALUsrc\_hazard, RegWrite\_hazard, and ALUOp\_hazard are determined by the selected input signals. Control signals including branch, MemRead, MemtoReg, MemWrite, ALUsrc, RegWrite, and ALUOp are provided as inputs. When "sel" is 0, indicating the default state, the first set of input signals is chosen, and all output signals are set to 0, indicating no hazards. Conversely, when "sel" is 1, selecting the second set of input signals, the output signals are configured based on these inputs using the 2x1 multiplexer module. The output signals indicate the presence of specific hazards if the respective inputs are asserted. This implementation uses the provided mux2x1 module, where data\_out is determined by selecting either input "a" or "b" based on the value of "sel".

#### 5.3 – Simulation for Task-3:

#### **Initial:**



#### Final:



#### 6.0 – Task 4: Performance comparisons of the processors:

Non-pipelined processors execute instructions sequentially, resulting in idle periods, while pipelined processors divide instruction execution into stages for simultaneous processing, enhancing resource utilization. The pipelined version completes the task in 43 cycles compared to 153 cycles for the non-pipelined one, showcasing a significant speedup of 3.55 times, emphasizing the efficiency gained through pipelining.

#### **Wavefrom results:**

#### **With Pipeline:**

clock cycle time = 10 ns,
sorting gets done in 430 ns,
so 43 clock cycles in total

April 22, 2024

**Without Pipeline:** 

Without pipeline gets sorted in 306 ns,

each cycle is 2 ns,

hence 153 cycles in total

7.0 – Challenges:

Our initial hurdle arose from consolidating all the lab components and debugging them, as

some were dysfunctional, leading to significant trouble. Moreover, accurately assigning and

mapping signals to their respective ports presented complexities. Additionally, grappling

with the assembly code for sorting and defining ports in Task 3 proved challenging due to

our somewhat limited grasp of the course theory.

8.0 – Task Division:

1. Sameer Kamani: Task 1, Task 4, Report

2. Jazib Waqas: Task 2, Task 3

3. Ahmad Hanif Hamayun: Task2, Task 3

9.0 - Conclusion:

The project presented a distinct challenge, demanding thorough debugging of both code

and modules. Our success was the result of crafting a processor capable of sorting an

unsorted array using the Bubble Sort algorithm and generating its sorted version. Despite

facing various obstacles during the project's development, we persevered, surmounting

35

challenges and rectifying errors to create a multi-cycle, pipelined processor. This innovative design has the potential to offer improved efficiency compared to its single-cycle counterpart, at least theoretically.

# RISCV code

# Initialize memory with RISC-V assembly instructions

TASK 1

#1

addi x0, x0, 0x0

jal ra, 0x8

# 2

addi t0, x0, 0x5

addi t1, x0, 0x9

mul t2, t0, t1

addi x1, x0, 0x4

jal ra, 0x8

#3

addi x2, x0, 0x4

jal ra, 0x8

#4

addi x3, x0, 0x5

jal ra, 0x8

# 5

addi x4, x0, 0x1

jal ra, 0x8

#6

addi x5, x0, 0x2

jal ra, 0x8

# 7

addi x6, x0, 0x1

jal ra, 0x8

# 8

addi x7, x0, 0x7

jal ra, 0x8

#9

addi x8, x0, 0x4

jal ra, 0x8

# 10

addi x9, x0, 0x734

jal ra, 0x8

```
# 11
addi x10, x0, 0x4
jal ra, 0x8
# 12
addi x11, x0, 0x5
jal ra, 0x8
# 13
addi x12, x0, 0xfffff983
jal ra, 0x8
# 14
addi x13, x0, 0x40830333
jal ra, 0x8
# 15
addi x14, x0, 0x4648663
jal ra, 0x8
# 16
```

addi x15, x0, 0x349393

```
April 22, 2024
```

jal ra, 0x8

# 17

addi x16, x0, 0x12383b3

jal ra, 0x8

# 18

addi x17, x0, 0x3b283

jal ra, 0x8

# 19

addi x18, x0, 0x148e93

jal ra, 0x8

# 20

addi x19, x0, 0x39e13

jal ra, 0x8

# 21

addi x20, x0, 0x12e33

jal ra, 0x8

# 22

```
addi x21, x0, 0xe3
jal ra, 0x8
# 23
addi x22, x0, 0x53b63
jal ra, 0x8
# 24
addi x23, x0, 0x148493
jal ra, 0x8
# 25
addi x24, x0, 0xfc000ce3
jal ra, 0x8
# 26
addi x25, x0, 0x289f93
jal ra, 0x8
# 27
addi x26, x0, 0xf0293
```

jal ra, 0x8

```
# 28
addi x27, x0, 0x53b023
jal ra, 0x8
# 29
addi x28, x0, 0xf8f13
jal ra, 0x8
# 30
addi x29, x0, 0x1ee023
jal ra, 0x8
# 31
addi x30, x0, 0x10513
jal ra, 0x8
# 32
addi x31, x0, 0x148493
jal ra, 0x8
# 33
addi x0, x0, 0xfa000ce3
```

jal ra, 0x8

# 34

addi x1, x0, 0x140413

jal ra, 0x8

# 35

addi x2, x0, 0x50463

jal ra, 0x8

# 36

addi x3, x0, 0xf8000ce3

jal ra, 0x8

TASK 3

1 addi x1, x0, 0x0

2 addi x2, x1, 0x5

3 mul x3, x2, x1

4 addi x4, x3, 0x1

5 addi x5, x4, 0x1

6 add x6, x3, x5

7 add x7, x6, x1

8 sub x8, x7, x5

9 mul x9, x8, x2

10 addi x10, x9, 0x7

11 addi x11, x10, 0x4

12 sub x12, x11, x7

13 mul x13, x12, x9

14 addi x14, x13, 0x3

15 addi x15, x14, 0x2

16 mul x16, x15, x10

17 addi x17, x16, 0x1

18 sub x18, x17, x13

19 mul x19, x18, x14

20 addi x20, x19, 0x3

21 addi x21, x20, 0x5

22 add x22, x21, x18

23 add x23, x22, x16

24 sub x24, x23, x20

25 mul x25, x24, x22

26 addi x26, x25, 0x2

27 addi x27, x26, 0x4

28 sub x28, x27, x25

29 mul x29, x28, x26

30 addi x30, x29, 0x1

April 22, 2024

31 add x31, x30, x27

32 add x0, x31, x29

33 mul x5, x4, x3

34 add x1, x5, x2

35 addi x2, x1, 0x5

36 addi x3, x2, 0x5